† Corresponding author. E-mail:
Project supported by the National Natural Science Foundation of China (Grant Nos. 11690041, 11675233, U1532261, and 11505243).
The influences of total ionizing dose (TID) on the single event effect (SEE) sensitivity of 34-nm and 25-nm NAND flash memories are investigated in this paper. The increase in the cross section of heavy-ion single event upset (SEU) in memories that have ever been exposed to TID is observed, which is attributed to the combination of the threshold voltage shifts induced by γ-rays and heavy ions. Retention errors in floating gate (FG) cells after heavy ion irradiation are observed. Moreover, the cross section of retention error increases if the memory has ever been exposed to TID. This effect is more evident at a low linear energy transfer (LET) value. The underlying mechanism is identified as the combination of the defects induced by γ-rays and heavy ions, which increases the possibility to constitute a multi-trap assisted tunneling (m-TAT) path across the tunnel oxide.
Flash memories are the most popular non-volatile memories in the semiconductor market. They have been widely used not only in commercial applications but also in many space systems due to their high density and non-volatility.[1] The space radiation environment is characterized by a mixture of the particles trapped in the Earth’s radiation belts, which include protons, electrons, and heavy ions, and also the transient particles, which include protons and heavy ions from galactic cosmic rays (GCRs) and solar particle events.[2] The single event effect (SEE) and total ionizing dose (TID) effect caused by the radiation can threaten the operation and service life of flash memory during space missions.
In the past, the most radiation-sensitive part of flash memory was the complex peripheral circuitry, while the floating gate (FG) cell array was not sensitive to radiation.[3,4] With the miniaturization of technology, the quantity of charge stored in FG cells decreases continuously. The FG cell array has become increasingly more sensitive to radiation.[5–7] Currently, the response of FG cells to SEE and TID become an important issue. The responses to these effects have been investigated separately.[8–12] The influence of a combination of SEE and TID on FG single event upset (SEU) has also been studied.[13,14]
In addition to the soft errors in FG cells induced by irradiation, the reliability of flash memory after being irradiated has aroused the interest of researchers. The influence of TID on the retention of flash memory has been studied,[15–17] showing that the retention error occurs after being exposed to 200 krad (Si) and baked at high temperature (100 °C). Some studies have been published about the influence of heavy ion irradiation on the retention,[18–20] reporting that the heavy ions with a sufficiently high LET can generate the retention errors in the FG cells. These studies examined the effect of TID and heavy ion irradiation separately. To our knowledge, the influence of a combination of TID and SEE on the retention of FG cells has not been studied to date.
In this paper, the influence of TID on the SEU of FG cell is investigated, and the influence of TID on the retention error of FG cell after being ever exposed to heavy ions is also studied. The cross sections of the FG cell upsets and retention errors induced by heavy ions are presented, for FG cells with and without ever experienced TID irradiation. The influences of TID on the cross section and the LET threshold (LETth) of heavy-ion induced upsets and retention errors are analysed and the underlying mechanisms are discussed.
In the experiments, two kinds of commercial single level cell (SLC) NAND flash devices manufactured by micron technology are studied: 34-nm and 25-nm flash. The details of the devices studied are summarized in Table
The TID irradiations were performed using 60Co γ-rays at Xin Jiang Technical Institute of Physics and Chemistry, Chinese Academy of Sciences, with a dose rate of 100 rad (Si)/s. The 34-nm devices were irradiated by 40 krad (Si), and the 25-nm devices were irradiated by 30 krad (Si). Heavy ion irradiations were performed at the Heavy Ion Research Facility in Lanzhou (HIRFL). Three types of heavy ions (86Kr, 129Xe, and 209Bi) were used to irradiate the flash memories and the Al degraders with different thickness values were used to obtain different energies in order to change the ion LET. An ion fluence of approximately 106 ions/cm2 was achieved and peripheral circuitries of the memory were shielded. The parameters of heavy ions used in the experiments are calculated by the SRIM 2013 code, and the results are listed in Table
All the tests were carried out in air at room temperature using a normal incident beam. During all irradiations, the devices were kept unbiased. Three samples of flash memories were tested under their corresponding different experimental conditions. The error correction codes in NAND memories were not implemented. The experimental procedure can be described in detail as follows.
(i) All devices were programmed with all ‘0’ prior to the experiment.
(ii) Some of the devices were irradiated with γ-rays at a given dose. The number of errors was recorded after irradiation.
(iii) About ten days later, all devices were exposed to heavy ions, without any program and erase operations. The number of errors was recorded before and immediately after the irradiation.
(iv) All devices were kept unbiased at room temperature for thousands of hours after irradiation.
(v) All devices were programmed with all ‘0’ once again. Then they were kept unbiased at room temperature and the number of errors was measured periodically for thousands of hours.
Owing to the low-dose γ-ray irradiation, no error is detected in the NAND memories after the TID irradiation or before heavy ion irradiation. The error is observed only after heavy ion irradiation. Figures
On the basis of the address of the error, it was discovered that some errors gather in clusters of different sizes, i.e., with various numbers of errors. In the experiments, the number of ions that hit the chip is several orders of magnitude smaller than the number of FG cells. It is reasonable to think that the clustered errors are mostly multiple cell upsets (MCUs) caused by a single ion. If the number of clustered errors is N (N > 1), it is called MCU (N). Figures
The increase of the FG SEU cross section in the sample ever exposed to TID is attributed to the Vth shift of the FG cell induced by the combination of γ-ray and heavy ion irradiation, which is inconsistent with previous result.[13] The effect of γ-ray irradiation is to shift the Vth of FG cell programmed with the ‘0’ towards lower Vth. The shift is attributed to the radiation-induced injection of carriers from the surrounding oxides into the floating gate, photoemission of electrons in the FG cell, and charge trapped in the tunnel oxide.[21] The effect of heavy ion irradiation is to shift the Vth of the FG cell directly hit by ion and other adjacent cells.[22] This is ascribed to charge loss from the FG due to a transient conductive path across the tunnel oxide[23] or the transient carrier flux over the oxide barriers[24] and charges trapped in the tunnel oxide.[25] Owing to the combined effect of γ-ray and heavy ion irradiation, when a sample ever irradiated with γ-rays is irradiated with heavy ions the Vth shift of FG cell is larger than that in the sample only irradiated with heavy ions. The cell which would not upset only with heavy ion irradiation may upset after being irradiated by γ-ray and heavy ions owing to a larger Vth shift induced by these two irradiation effects. Therefore, the sample ever exposed to TID has a higher percentage of MCUs and a larger SEU cross section than the sample without being ever irradiated by γ-rays.
Having been exposed to heavy ions, all the devices are kept unbiased at room temperature for thousands of hours. Then the samples are erased and programmed again. They are kept unbiased at room temperature and the number of errors is measured periodically for thousands of hours. The evolutions of retention error cross section in 34-nm NAND memories with time after programming under different LET ion exposures in fresh samples and in samples ever exposed to TID are shown in Fig.
The retention errors in 25-nm devices are slightly different. Figure
It is noted that the cross section of retention error varies greatly after irradiation with different LET ions. Figure
It is generally known that the charge will be generated in the oxides surrounding the FG after irradiation. For a fresh sample, some defects are created in the tunnel oxide by the recombination of the carriers generated by heavy ions.[19] These defects are randomly distributed in the ion track area to construct a multi-trap assisted tunneling (m-TAT) conductive path, which would discharge the FG cell.[19] This is shown schematically in Fig.
The defects can also be generated by holes trapped in the tunnel oxide after being irradiated by the γ-rays, which induces the leakage current associated with trap assisted tunneling (TAT).[26] For the sample after being irradiated by the γ-rays and heavy ions, their effects are cumulative. The number of defects in the oxide (Nde) is determined by the number of defects induced by both TID (NTID) and heavy ions (NHI). We assume that Nde can be approximated as
The cross section of the retention error after heavy ion exposure is closely related to the number of defects in the oxide.[19] The cross section of the retention error increases with the number of defects increasing. Therefore, the influence of previous TID is determined by the relative weights of NTID and NHI. The NTID larger than NHI leads to a higher influence of the previous TID on the retention error after heavy ion irradiation. As the ion LET increases, NHI becomes larger, and NTID makes a smaller contribution to Nde. Therefore, the influence of the previous TID on the retention error with the low LET ions is larger than that with the higher LET ions.
In this paper, the influences of total ionizing dose on single event effect sensitivity of 34-nm and 25-nm NAND flash memories have been studied. It is found that the cross section of FG error increases and the MCU fraction is higher for memories ever exposed to relatively low TID. This phenomenon is attributed to the combination of the shifts induced by TID and heavy ions. The retention error is observed after the memories have been irradiated by heavy ions with high LET, even though its cross section is about several orders of magnitude lower than that for the FG error. The LETth of the retention error decreases with the decrease of the feature size, which is unlike the findings of previous work.[18] The cross section of the retention error increases if the memory has been exposed to TID. This is more evident at low ion LET. In addition, the LETth of the retention error is smaller in the sample ever exposed to TID. The mechanism for the influence of TID on the retention error is identified as the combination of the defects induced by TID and heavy ions, which induces a larger number of defects in the oxide and increases the likelihood of obtaining the m-TAT path across the oxide.
[1] | |
[2] | |
[3] | |
[4] | |
[5] | |
[6] | |
[7] | |
[8] | |
[9] | |
[10] | |
[11] | |
[12] | |
[13] | |
[14] | |
[15] | |
[16] | |
[17] | |
[18] | |
[19] | |
[20] | |
[21] | |
[22] | |
[23] | |
[24] | |
[25] | |
[26] |